作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2007, Vol. 33 ›› Issue (13): 230-232,. doi: 10.3969/j.issn.1000-3428.2007.13.079

• 工程应用技术与实现 • 上一篇    下一篇

基于FPGA的RFID数字接收机的设计

黄晨灵1,刘 圆1,韩益锋2,闵 昊1   

  1. (1. 复旦大学专用集成电路和系统国家重点实验室,上海 201203;2. 上海坤锐电子科技有限公司)
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2007-07-05 发布日期:2007-07-05

Design of RFID Digital Receiver Based on FPGA

HUANG Chenling1, LIU Yuan1, HAN Yifeng2, MIN Hao1   

  1. (1. State Key Lab of ASIC & System, Fudan University, Shanghai 201203; 2. Shanghai Mercury Technology Co., Ltd.)
  • Received:1900-01-01 Revised:1900-01-01 Online:2007-07-05 Published:2007-07-05

摘要: 提出了一种全新的射频识别(RFID)数字接收机的实现方案。针对RFID系统实时性的要求,该设计采用简化的相关算法取代数字锁相环结构,快速准确地捕获频率范围在31.2kHz~780.8kHz内的突发信号,并实现接收数据解码。与采用过零检测方案的数字接收机相比,本设计具有更强的抗干扰能力。该数字接收机在Altera Stratix II EP2S60上验证通过,取得了良好的性能。

关键词: 相关算法, 数字接收机, 射频识别

Abstract: A novel design of RFID (radio frequency identification) digital receiver is presented. In order to meet the real time requirement for RFID system, this paper uses simplified correlation algorithm instead of the DPLL (digital phase lock loop) structure. The receiver can adaptively capture the burst mode input signal ranged from 31.2kHz to 780.8kHz and finish the decoding process. The design is more robust to noise interference compared with that using the zero crossing method. The digital receiver is implemented on Altera Stratix II EP2S60 and has great performance.

Key words: correlation algorithm, digital receiver, radio frequency identification (RFID)

中图分类号: