作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2009, Vol. 35 ›› Issue (2): 233-235. doi: 10.3969/j.issn.1000-3428.2009.02.082

• 工程应用技术与实现 • 上一篇    下一篇

基于FPGA的串行RapidIO-PCI转接桥设计

高裕谷,王 浩,倪 明   

  1. (华东计算技术研究所,上海 200233)
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2009-01-20 发布日期:2009-01-20

Design of Serial RapidIO-PCI Bridge Based on FPGA

GAO Yu-gu, WANG Hao, NI Ming   

  1. (East China Institute of Computer Technology, Shanghai 200233)
  • Received:1900-01-01 Revised:1900-01-01 Online:2009-01-20 Published:2009-01-20

摘要: 针对传统总线PCI存在的问题,提出异步FIFO存储转发模式的串行RapidIO-PCI转接桥方案,介绍RapidIO高速总线的体系结构及其性能优势,根据PCI和RapidIO协议,给出转接桥关键部分结构的设计,并在FPGA上的进行验证与实现。实验结果表明,该方案是有效的。

关键词: 高速总线, RapidIO互联技术, 转接桥, FPGA平台

Abstract: Aiming at the problem existed in traditional PCI bus, a scheme of serial RapidIO-PCI bridge in mode of asynchronous FIFO memory is proposed. The structure and its performance of high speed bus for RapidIO are introduced. According to the protocol of PCI and RapidIO, the key section of this bridge is designed, which is inspected and implemented. Experimental results show this scheme is effective.

Key words: high speed bus, RapidIO interconnected technology, bridge, FPGA platform

中图分类号: