作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2010, Vol. 36 ›› Issue (5): 250-252. doi: 10.3969/j.issn.1000-3428.2010.05.091

• 工程应用技术与实现 • 上一篇    下一篇

可重构计算硬件平台的改进设计

王晟中,陈伟男,彭澄廉   

  1. (复旦大学计算机科学技术学院,上海 200433)
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2010-03-05 发布日期:2010-03-05

Improved Design of Reconfigurable Computing Hardware Platform

WANG Sheng-zhong, CHEN Wei-nan, PENG Cheng-lian   

  1. (School of Computer Science, Fudan University, Shanghai 200433)
  • Received:1900-01-01 Revised:1900-01-01 Online:2010-03-05 Published:2010-03-05

摘要: 针对现有可重构计算硬件平台配置时间长、灵活性受限的缺陷,提出一种改进设计。基于支持二维重构区域的Virtex-4现场可编程门阵列(FPGA)芯片,使重构模块放置更灵活、芯片面积利用率更高,通过将单片FPGA和外设集成在一块印刷电路板上,使系统的结构更紧凑,利用FPGA内嵌微处理器减轻通信和访存开销。调试结果表明,改进平台灵活性较高、功能和可扩展性更强。

关键词: 可重构计算, 部分可重构, 动态可重构, 现场可编程门阵列

Abstract: Aiming at the shortage of long configuration time and flexibility constrained for existing reconfigurable computing hardware platform, this paper proposes an improved design. Based on Virtex-4 Field Programmable Gate Array(FPGA) chip supporting 2D reconstructed area, it makes the module placement faster and higher utilization of chip area, makes more compact of system structure through integrating single FPGA and extras in a printing circuit diagram, uses FPGA embedded microprocessor to reduce cost of communication and access memory. Debugging result shows that improved platform is more flexible, function and extendibility is more strong.

Key words: reconfigurable computing, partial reconfigurable, dynamic reconfigurable, Field Programmable Gate Array(FPGA)

中图分类号: