作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2010, Vol. 36 ›› Issue (13): 286-287,290. doi: 10.3969/j.issn.1000-3428.2010.13.100

• 开发研究与设计技术 • 上一篇    下一篇

标志前缀加法器的结构优化设计

许团辉,王玉艳,章建雄   

  1. (华东计算技术研究所,上海200233)
  • 出版日期:2010-07-05 发布日期:2010-07-05
  • 作者简介:许团辉(1985-),男,硕士研究生,主研方向:计算机 系统结构,数字系统设计;王玉艳,高级工程师;章建雄,研究员

Design of Structure Optimization for Flagged Prefix Adder

XU Tuan-hui, WANG Yu-yan, ZHANG Jian-xiong   

  1. (East China Institute of Computer Technology, Shanghai 200233)
  • Online:2010-07-05 Published:2010-07-05

摘要: 标志前缀加法器运算速度快但存在面积大的缺点。为满足实际应用中对浮点乘加单元面积的要求,对其进行结构优化得到基于Kogge-stone树结构的51位标志前缀加法器,采用模块级联减少运算单元个数,达到减小浮点乘加单元面积、降低功耗的目的。在TMSC 0.18 μm工艺下,该51位加法器的面积、总功耗、关键路径时延分别减少了10%, 10.5%, 6.4%。

关键词: 标志前缀加法器, 浮点运算, 结构优化

Abstract: Flagged prefix adder has fast operation speed, but it has the disadvantage of large area. In order to meet the requirement of floating-point multiply and add cellar area for practical application, this paper gets 51 bit flagged prefix adder based on Kogge-stone tree structure by optimizing its structure. It uses module cascading to reduce the number of operation unit, attains the goal of reducing floating-point multiply, adding cellar area and decreasing power consumption. Under TMSC 0.18 μm technology, area, power and key path delay of this 51 bit adder are decreased respectively by 10%, 10.5% and 6.4%.

Key words: flagged prefix adder, floating-point operation, structure optimization

中图分类号: