作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2010, Vol. 36 ›› Issue (14): 218-220. doi: 10.3969/j.issn.1000-3428.2010.14.079

• 工程应用技术与实现 • 上一篇    下一篇

基于动态局部重配置的FPGA抗辐射模拟

刘智斌,王伶俐,周学功,童家榕   

  1. (复旦大学专用集成电路与系统国家重点实验室,上海201203)
  • 出版日期:2010-07-20 发布日期:2010-07-20
  • 作者简介:刘智斌(1985-),男,硕士研究生,主研方向:FPGA软件系统开发;王伶俐,副教授;周学功,助理研究员;童家榕,教授、博士生导师
  • 基金资助:

    国家自然科学基金资助面上项目(60676020);上海市浦江人才计划与上海市科委联合基金资助项目(08706200101)

Radioresistance Emulation of FPGA Based on Dynamic Partial Reconfiguration

LIU Zhi-bin, WANG Ling-li, ZHOU Xue-gong, TONG Jia-rong   

  1. (State Key Lab of Application Specific Integrated Circuit & System, Fudan University, Shanghai 201203)
  • Online:2010-07-20 Published:2010-07-20

摘要:

提出一种与具体硬件结构无关、基于权重的错误注入模型,用于准确模拟基于SRAM的现场可编程门阵列抗辐射性能。提出基于JTAG边界扫描技术和动态局部重配置的错误注入模拟平台。实验结果证明,由该软件模型和硬件平台组成的错误注入系统具有良好通用性,能更准确、高效地进行模拟,且成本较低。

关键词: 现场可编程门阵列, 错误注入模型, 动态局部重配置, JTAG边界扫描

Abstract:

This paper presents a hardware structure-independent weight-based fault injection model for accurate emulation of the radioresistance in the SRAM-based FPGA. Fault injection emulation platform based on Joint Test Action Group(JTAG) boundary scan and dynamic partial reconfiguration is proposed. Experimental results show that fault injection system composed of the software model and the hardware platform has high universal property and is more accurate, efficient and needs lower cost emulation.

Key words: Field Programmable Gate Arrays(FPGA), fault injection model, dynamic partial reconfiguration JTAG boundary scan

中图分类号: