作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2012, Vol. 38 ›› Issue (16): 253-254. doi: 10.3969/j.issn.1000-3428.2012.16.066

• 工程应用技术与实现 • 上一篇    下一篇

一种64位Booth乘法器的设计与优化

何 军,朱 英   

  1. (上海高性能集成电路设计中心,上海 201204)
  • 收稿日期:2011-10-14 修回日期:2011-12-12 出版日期:2012-08-20 发布日期:2012-08-17
  • 作者简介:何 军(1980-),男,博士研究生,主研方向:微处理器设计;朱 英,高级工程师

Design and Optimization of 64-bit Booth Multiplier

HE Jun, ZHU Ying   

  1. (Shanghai High Performance IC Design Center, Shanghai 201204, China)
  • Received:2011-10-14 Revised:2011-12-12 Online:2012-08-20 Published:2012-08-17

摘要: 针对国产多核处理器的64位整数乘法器面积和功耗开销大的问题,提出一种新的Booth编码方式,对其Booth编码方式进行优化,通过多种方法验证设计优化的正确性,采用标准单元库进行逻辑综合评估。结果表明,工作频率可达1.0 GHz以上,面积减少9.64%,动态功耗和漏电功耗分别减少6.34%和11.98%,能有效减少乘法器的面积和功耗,达到预期目标。

关键词: Booth编码, 并行乘法器, 64位乘法器, 设计优化, 功耗

Abstract: In order to solve the issue of large area and power dissipation overhead of the 64-bit integer multiplier of the homebred multi-core processor, the Booth encoding algorithm is optimized and a new Booth encoding is put forward. The correction of the optimized design is verified through multiple methods, and the design is logic synthesized based on standard cell library. As is turned out that the design can work at 1.0 GHz at least, its area is reduced by 9.64% and its dynamic and leakage power dissipation is decreased by 6.34% and 11.98%, which means the optimization can decrease the area and power consumption of multiplier effectively as expected.

Key words: Booth encoding, parallel multiplier, 64-bit multiplier, design optimization, power consumption

中图分类号: