作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2006, Vol. 32 ›› Issue (16): 247-249. doi: 10.3969/j.issn.1000-3428.2006.16.095

• 工程应用技术与实现 • 上一篇    下一篇

基于MIPS内核的SoC软硬件协同仿真

王 江;刘佩林;陈颖琪   

  1. 上海交通大学图像通信与信息处理研究所,上海 200030
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2006-08-20 发布日期:2006-08-20

Software and Hardware Co-simulation of SoC Based on MIPS Core

WANG Jiang;LIU Peilin;CHEN Yingqi   

  1. Inst. of Image Communication & Information Processing, Shanghai Jiaotong Univ., Shanghai 200030
  • Received:1900-01-01 Revised:1900-01-01 Online:2006-08-20 Published:2006-08-20

摘要: 针对基于MIPS系列处理器内核的高清电视解码SoC,构建了一个软硬件协同仿真环境。连接MIPS处理器内核的VMC模型和SoC的RTL模型,利用VMC模型支持MIPS指令集的特性运行测试汇编程序,实现了SoC软硬件的同步调试,有效地提高了系统验证的效率。

关键词: VMC, 片上系统, 软硬件协同仿真

Abstract: A software and hardware co-simulation environment has been built for the HDTV decoder SoC based on MIPS processor core. Using the VMC’s support of MIPS instruction set, and by running the assemble program for test in this environment which connects the VMC model of the MIPS processor core and the RTL model of the HDTV SoC, the software and hardware of SoC synchronously can be debuged, which can lead to a high-efficiency of SoC verification.

Key words: VMC, SoC, Software and hardware co-simulation

中图分类号: