作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2015, Vol. 41 ›› Issue (1): 275-278. doi: 10.3969/j.issn.1000-3428.2015.01.052

• 开发研究与工程应用 • 上一篇    下一篇

基于多层网络的片上网络可靠测试结构

俞剑明,周炜,虞志益   

  1. 复旦大学专用集成电路与系统国家重点实验室,上海 201203
  • 收稿日期:2014-01-13 修回日期:2014-03-17 出版日期:2015-01-15 发布日期:2015-01-16
  • 作者简介:俞剑明(1988-),男,硕士研究生,主研方向:容错片上网络设计,多核处理器;周 炜,硕士研究生;虞志益,副研究员。
  • 基金资助:
    国家自然科学基金资助项目(61103008);上海市科委集成电路专项基金资助项目(12511503700);国家科技重大专项基金资助项目(2011ZX03003-003-03)

Reliable Test Structure for Network on Chip Based on Multilayer Network

YU Jianming,ZHOU Wei,YU Zhiyi   

  1. State Key Laboratory of ASIC & System,Fudan University,Shanghai 201312,China
  • Received:2014-01-13 Revised:2014-03-17 Online:2015-01-15 Published:2015-01-16

摘要: 为解决片上网络测试问题,提出高可靠高并行度的片上网络测试结构。使用多层网络,在普通的片上网络上增加全局的广播网络和汇集测试结果的汇集网络。利用其冗余特性,有效保证测试部件的可靠性,同时提高并行度,节约测试时间。提出完备的路由器内测试方法,结合多层网络实现全面的片上网络测试。实验结果表明,该多层网结构在100核时的面积开销比内建自修复(BISR)结构减小56%,并且其测试时间比BISR结构减少85.8%,测试覆盖率达到100%。

关键词: 多核处理器, 片上网络, 多层网络, 链路错误, 控制错误

Abstract: This paper proposes a new test architecture with high reliability and high parallelism.It adds a broadcasting network and a gathering network controlled by the broadcasting layer on top of the network under test.With the redundancy of these two networks,the robustness of the test access interface can be improved.Meanwhile,more test parallelism is brought and huge decrease is achieved in test time.Complete inner router test methods are also developed.Combined with the multilayer test access method,a complete and reliable test platform is got for Network on Chip(NoC).The result shows the multilayer network takes 56% less area and uses 85.8% less test time than Build-in Self-repair BISR in 100-core system.And the fault coverage of the design achieves 100%.

Key words: multi-core processor, Network on Chip(NoC), multi-layer network, link fault, control fault

中图分类号: