作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2018, Vol. 44 ›› Issue (10): 51-57. doi: 10.19678/j.issn.1000-3428.0048139

• 体系结构与软件技术 • 上一篇    下一篇

时间触发光纤通道协议芯片的设计与实现

谭小虎,王勇,褚文奎   

  1. 空军工程大学 航空工程学院,西安 710038
  • 收稿日期:2017-07-28 出版日期:2018-10-15 发布日期:2018-10-15
  • 作者简介:谭小虎(1992—),男,硕士研究生,主研方向为机载总线技术;王勇,副教授、硕士;褚文奎、刘安,讲师、博士。
  • 基金资助:
    航空科学基金(20165515001)。

Design and Implementation of Time Triggered Fiber Channel Protocol Chip

TAN Xiaohu,WANG Yong,CHU Wenkui   

  1. College of Aeronautics Engineering,Air Force Engineering University,Xi’an 710038,China
  • Received:2017-07-28 Online:2018-10-15 Published:2018-10-15

摘要:

为支持光纤通道(FC)协议在航电系统中的应用并提高消息传输的时间确定性,将时间触发机制作为消息调度策略引入FC协议中,基于FPGA数字逻辑平台设计实现一种时间触发的FC终端协议芯片,并根据相关性能指标对其中的主要模块FC IP核、发送/接收缓存管理模块以及IRIG-B编解码模块进行逻辑设计。测试结果表明,该协议芯片端口状态机、帧发送和帧接收模块工作正常,且时域信号波形正常,数据消息能够按时间调度表依次调度,满足设计要求。

关键词: 光纤通道协议, 时间触发机制, 时间确定性, 光纤通道终端协议芯片, 时间调度表

Abstract: In order to support the application of Fiber Channel(FC) protocol in avionics system and effectively improve the time certainty of message transmission,time triggered mechanism is introduced as message scheduling strategy into FC protocol,and a time triggered FC terminal protocol chip based on FPGA digital logic platform is designed.At the same time,according to the related performance indicators,the main modules of the FC IP kernel,the sending/receiving cache management module and the IRIG-B codec module are designed in detail.Test results show that,the protocol chip port state machine,frame sending and frame receiving module work normally,and the time domain signal waveform is normal,and the data message can be dispatched in turn according to the time schedule table to meet the design requirements.

Key words: Fiber Channel(FC) protocol, time triggered mechanism;time certainty, FC termination protocol chip, time schedule table

中图分类号: