作者投稿和查稿 主编审稿 专家审稿 编委审稿 远程编辑

计算机工程 ›› 2007, Vol. 33 ›› Issue (07): 227-228,. doi: 10.3969/j.issn.1000-3428.2007.07.082

• 工程应用技术与实现 • 上一篇    下一篇

基于SOVA算法的Turbo译码器的设计与优化

易清明,石 敏,李 松   

  1. (暨南大学电子工程系,广州 510632)
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2007-04-05 发布日期:2007-04-05

Design and Optimization of Turbo Decoder Based on SOVA Algorithm

YI Qingming, SHI Min, LI Song   

  1. (Department of Electronic Engineering, Jinan University, Guangzhou 510632)
  • Received:1900-01-01 Revised:1900-01-01 Online:2007-04-05 Published:2007-04-05

摘要: 给出了基于SOVA算法的Turbo译码器的硬件设计系统结构,通过对关键模块的硬件资源占有及译码时序的分析,提出了减少硬件资源、降低硬件功耗以及提高译码速度、减少译码时延的优化设计方案。采用NC Simulator的仿真分析以及Cyclone II系列FPGA芯片的硬件测试表明,该文提出的优化设计方案减少了约40%的硬件资源,且译码速度提高了约60%,达到了降低功耗和提高速度的双重功效。

关键词: SOVA算法, Turbo译码器, 硬件设计, 优化

Abstract: The system framework of hardware design for Turbo decoder based on SOVA algorithm is introduced. Through the analysis on the hardware resource occupancy and decoding delay of key modules, the optimization scheme which can decrease hardware resource, reduce power dissipation, improve decoding speed and reduce decoding delay is proposed. The simulation analysis with NC Simulator and hardware test with FPGA chip of Cyclone II show that the proposed optimization method reduces about 40% hardware resource and improves 60% decoding speed. It achieves the double efficacy of reducing power dissipation and improving speed.

Key words: SOVA algorithm, Turbo decoder, Hardware design, Optimization

中图分类号: